

# $\begin{array}{c} {\rm TFE4141} \\ {\rm Design~of~Digital~Systems~1} \end{array}$

# High Speed RSA-Encryption/Decryption

Cristian Gil Morales (500306) Felix Allan Schöpe (502139)

#### **Abstract**

I find VHDL is like swimming with a lifeguard on duty, whereas Verilog is like swimming with a life buoy hanging by the poolside. You decide for yourself.

The present report presents a possible implementation of the RSA algorithm's core, designed with the Hardware Description Language VHDL.

Given an input message (and its key/modulus as well), the system should encrypt/decrypt any input data properly, trying to offer the most reliable, fastest and most compact possible solution.

The academic aim of this project is to learn the hardware designing approach and to work with the basic functions of VHDL.

# Contents

| 1 | Intr        | oduction                                                                                                                                     | 7             |
|---|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 2 | The 2.1 2.2 | Necessary background                                                                                                                         | <b>8</b><br>8 |
| 3 | Pro         | blem description and analysis                                                                                                                | 9             |
|   | 3.1         | Problem presentation                                                                                                                         | 9             |
|   | 3.2         | Main requirements                                                                                                                            | 9             |
|   | 3.3         | Initial investigation                                                                                                                        | 10            |
|   | 3.4         | Discuss/Analyze/Conclude                                                                                                                     | 11            |
| 4 | Des         | ign exploration and presentation of solution                                                                                                 | 12            |
|   | 4.1         | Selected algorithm                                                                                                                           | 12            |
|   | 4.2         | Block diagram and Micro-architecture                                                                                                         | 13            |
|   | 4.3         | Estimate performance and area                                                                                                                | 15            |
|   | 4.4         | $Discuss/Analyze/Conclude \dots \dots$ | 15            |
| 5 | lmp         | lementation of the solution                                                                                                                  | 16            |
|   | 5.1         | Python code                                                                                                                                  | 16            |
|   | 5.2         | External interface of RSA core                                                                                                               | 17            |
|   | 5.3         | VHDL code/testbench                                                                                                                          | 18            |
|   | 5.4         | Solution description                                                                                                                         | 18            |
|   | 5.5         | Discuss/Analyze/Conclude                                                                                                                     | 20            |
| 6 | Veri        | fication plan                                                                                                                                | 21            |
|   | 6.1         | Proposal of the verification plan                                                                                                            | 21            |
|   | 6.2         | VHDL simulations                                                                                                                             | 21            |
|   | 6.3         | Metrics to decide when verifying is over                                                                                                     | 24            |
|   | 6.4         | Using assertions                                                                                                                             | 24            |
|   | 6.5         | $Discuss/Analyze/Conclude \dots \dots$ | 25            |
| 7 | Syn         | thesis and test on FPGA                                                                                                                      | 26            |
|   | 7.1         | PYNQ-Z1 Board                                                                                                                                | 26            |
|   | 7.2         | Synthesis of the RSA CORE                                                                                                                    |               |
|   | 7.3         | Implementing the RSA Encryption Project on the FPGA                                                                                          | 28            |
|   |             | 731 Area and Performance                                                                                                                     | 28            |

|   | 7.4  | Test of the Design                                                | 29 |
|---|------|-------------------------------------------------------------------|----|
|   |      | 7.4.1 Implementation on the FPGA                                  | 29 |
|   |      | 7.4.2 Results of Encryption and Decryption                        | 30 |
|   | 7.5  | $Discuss/Analyze/Conclude \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $ | 33 |
| 8 | Con  | clusions and future work                                          | 35 |
| 9 | Арр  | endix                                                             | 37 |
|   | 9.1  | Block 2 code                                                      | 37 |
|   | 9.2  | Block 2 testbench                                                 | 40 |
|   | 9.3  | Block 3 code                                                      | 43 |
|   | 9.4  | Block 3 testbench                                                 | 46 |
|   | 9.5  | Datapath code                                                     | 48 |
|   | 9.6  | Datapath testbench                                                | 51 |
|   | 9.7  | Controller code                                                   | 54 |
|   | 9.8  | Controller testbench                                              | 58 |
|   | 9.9  | RSA core code                                                     | 61 |
|   | 9.10 | RSA core testbench                                                |    |

# List of Figures

| 4.1 | Algorithms to implement RSA cryptosystem                                | 12 |
|-----|-------------------------------------------------------------------------|----|
| 4.2 | Block diagram                                                           | 13 |
| 4.3 | Micro-architecture of RL Binary method                                  | 14 |
| 4.4 | Micro-architecture of Interleaving method                               | 14 |
| 5.1 | RSA encryption/decryption algorithm in Python                           | 16 |
| 5.2 | Input and output messages interface of RSA core                         | 17 |
| 5.3 | Templates for programming in VHDL                                       | 18 |
| 5.4 | FSM diagram                                                             | 20 |
| 6.1 | Simulation of Block 2                                                   | 22 |
| 6.2 | Simulation of Block 3                                                   | 22 |
| 6.3 | Simulation of Datapath                                                  | 23 |
| 6.4 | Simulation of Controller                                                | 23 |
| 6.5 | Simulation of RSA core (main module)                                    | 24 |
| 7.1 | The RSA_ACCELERATOR and its components                                  | 27 |
| 7.2 | Power consumption of the chip                                           | 29 |
| 7.3 | Encryption and decryption time and needed clock cycles of the hardware. | 30 |
| 7.4 | Encryption of long messages. Hardware and software comparison           | 31 |
| 7.5 | Decryption of long messages. Hardware and software comparison           | 32 |
| 7.6 | Bargraph of the run time of hardware and software                       | 33 |

# List of Tables

| 2.1 | Acronyms used in this document |  | • |  |  | <br> |  |  | • |  |  |  | 8  |
|-----|--------------------------------|--|---|--|--|------|--|--|---|--|--|--|----|
| 7.1 | Used area on the FPGA          |  |   |  |  |      |  |  |   |  |  |  | 28 |

# 1 Introduction

The necessity of designing reliable more complex hardware is increasing exponentially along the years, so the industry has evolved to face such a problem: new approach for designing digital hardware has been invented and its name is Electronic Design Automation (EDA). EDA is a category of software tools for designing electronic systems such as integrated circuits and printed circuit boards [1].

Such an approach lets the designer forget everything about the low level part of the system and focus on the high level point of view. That is to say that the designer is now able to leave physics and electrical connections behind, and just concentrate on the big design, in the idea that he/she is trying to make a new reality. Now Application-Specific Integrated Circuits (ASICs), microprocessors (uP) and Programmable Logic Devices (PLD) are really feasible to create.

An integral part of the EDA is the so called Hardware Description Language (HDL). The HDL enables a precise, formal description of an electronic circuit that allows for the automated analysis and simulation of an electronic circuit. It looks much like a programming language such as C: it is a textual description consisting of expressions, statements and control structures. But the reality is that they are quite different to each other, as the main difference would be that the HDLs explicitly include the notion of time.

In addition, they also allow for the synthesis of a HDL description into a Netlist (a specification of physical electronic components and how they are connected together), which can then be placed and routed to produce the set of masks used to create an integrated circuit.

The most known HDLs are Verilog and VHDL, every one with its strengths and weaknesses. The present report shows a system implementation programmed with VHDL. And out of thousands of possibilities that the VHDL allows to program, for this project has been determined to design a cryptographic algorithm: the RSA cryptosystem.

# 2 Theoretical Background

## 2.1 Necessary background

To understand the further sections, the reader should be familiar with the next terms:

- RSA cryptographic algorithm
- Hardware Description Languages: VHDL, Verilog...
- High-level programming languages: Python, C, Java...
- Field Programmable Gate Array
- Software suites for synthesis & analysis of HDL designs: Vivado, Lattice Diamond...
- Finite State Machines
- Timing diagrams for digital systems simulation (testbench)

#### 2.2 Acronyms

Hereafter the following acronyms are used so as to make the document more readable.

| Acronym | Description                         |  |  |  |  |  |
|---------|-------------------------------------|--|--|--|--|--|
| AXI     | Advanced Extensible Interface       |  |  |  |  |  |
| DMA     | Direct Memory Access                |  |  |  |  |  |
| EDA     | Electronic Design Automation        |  |  |  |  |  |
| FF      | Flip Flop                           |  |  |  |  |  |
| FPGA    | Field Programmable Gate Array       |  |  |  |  |  |
| FSM     | Finite State Machine                |  |  |  |  |  |
| HDL     | Hardware Description Language       |  |  |  |  |  |
| HW      | Hardware                            |  |  |  |  |  |
| IP      | Intellectual Property               |  |  |  |  |  |
| LUT     | LookUp Table                        |  |  |  |  |  |
| RSA     | Rivest-Shamir-Adleman               |  |  |  |  |  |
| VHDL    | VHSIC Hardware Description Language |  |  |  |  |  |
| VHSIC   | Very High Speed Integrated Circuit  |  |  |  |  |  |

Table 2.1: Acronyms used in this document

# 3 Problem description and analysis

#### 3.1 Problem presentation

RSA (Rivest-Shamir-Adleman) is one of the first public-key cryptosystems and is widely used for secure data transmission. First publicly described in 1978, such a cryptosystem consists on the fact that the encryption key is public and it is different from the decryption key, which is kept secret (private).

In RSA, this asymmetry is based on the practical difficulty of the factorization of the product of two large prime numbers, the "factoring problem".

A user of RSA creates and then publishes a public key based on two large prime numbers, along with an auxiliary value. The prime numbers must be kept secret. Anyone can use the public key to encrypt a message, but with currently published methods, and if the public key is large enough, only someone with knowledge of the prime numbers can decode the message feasibly [2].

#### 3.2 Main requirements

The requirements for the present project are listed below:

- 1. The design must implement the RSA encryption algorithm.
- 2. Encrypt/decrypt a message of 256 bits length as fast possible.
- 3. The design must fit inside the Zynq-7000 FPGA on the Pynq Z1 board.
- 4. The RSA design must be integrated as an hardware accelerator inside the Zynq SoC. It must be managed by the CPU and made accessible through the Jupyter notebook interface.
- 5. The design should implement memory mapped status registers, status registers, performance counters and other mechanisms for debugging of features and performance at system level.
- 6. The design must have one AXI-Lite Slave interface to enable access of memory-mapped registers. The design must have one AXI stream slave interface for messages that shall be encrypted (decrypted) and one AXI stream master interface for messages that have been encrypted (decrypted).

- 7. The design could support a configurable message/key size 128, 256.
- 8. A verification plan must be created and the design must be verified and meet the quality targets set in the verification plan. The verification plan must include the development of unit level testbench(es) as well as testing on the FPGA. The design must work.
- 9. The verification plan could include collection of code coverage, functional coverage as well as simple assertions.
- 10. A functional high-level model of the algorithm must be created.
- 11. A microarchitecture diagram must be created before any VHDL code is written.

#### 3.3 Initial investigation

Before starting working on this project, some background is necessary to understand how the RSA cryptosystem works. Only in this way we will have the big picture of all steps: which ones must be implemented and which ones have already been implemented (if so).

The RSA algorithm involves four steps: key generation, key distribution, encryption and decryption.

- 1. Key generation
  - Choose two prime numbers p and q (random and similar in magnitude).
  - Compute n = pq (it is the modulus for both the public and private keys).
  - Compute  $\lambda(n) = lcm(\lambda(p), \lambda(q)) = lcm(p-1, q-1)$ .
  - Choose an integer e such that  $1 < e < \lambda(n)$  and  $gcd(e, \lambda(n)) = 1$ . e and  $\lambda(n)$  are coprime.
  - Determine d as  $d \equiv e^{-1} \pmod{\lambda(n)}$ . Then d is the modular multiplicative inverse of e modulo  $\lambda(n)$ .

#### 2. Key distribution

The public key consists of the modulus n and the public (or encryption) exponent e. This key must have it the sender.

The private key consists of the private (or decryption) exponent d, which must be kept secret by the receiver. p, q, and  $\lambda(n)$  must also be kept secret because they can be used to calculate d.

#### 3. Encryption

The input message M (unpadded plaintext) into an integer m (the padded plaintext), such that 0?m<n by using an agreed-upon reversible protocol known as a padding scheme. Then it computes the ciphertext c using the public key, corresponding to:

$$c \equiv m^e \pmod{n} \tag{3.1}$$

#### 4. Decryption

The received data c can be transformed into m by using the private key exponent d by computing:

$$m \equiv c^d \pmod{n} \tag{3.2}$$

Finally, with m stored, the original message M can be recovered by reversing the padding scheme.

Overall, the encryption/decryption process (both are the same as the formula is the same) must be implemented as the core of the RSA system.

In addition for this particular project, the message (M), public/private key (E/D) and modulus (N) are directly given from an external interface. They are chunks of 256 bits each, and already prepared with the mathematical relations they must fulfill each other.

## 3.4 Discuss/Analyze/Conclude

To implement the requested functionality, this project obligates us to think in a different way than we are used to: the design must be done with a Hardware approach, not a Software approach. For such a thing, mastering the basics of VHDL is mandatory.

# 4 Design exploration and presentation of solution

#### 4.1 Selected algorithm

There are different designs to implement the RSA cryptographic algorithm, with different performance and complexity. Selecting the right algorithm, the number of used area and the efficiency rate would change dramatically.

Following the design principle KISS (Keep It Simple, Stupid), the chosen algorithms are:

```
        1. C := 1; P := M
        1. P := 0

        2. for i = 0 to h - 1
        2. for i = 0 to k - 1

        2a. if e_i = 1 then C := C \cdot P \pmod{n}
        2a. P := 2P + A \cdot B_{k-1-i}

        2b. P := P \pmod{n}
        2b. P := P \pmod{n}

        3. return P

        (a) RL Binary Method
        (b) Interleaving Multipl and Reduct
```

Figure 4.1: Algorithms to implement RSA cryptosystem

These two algorithms are:

- RL Binary Method: This algorithm is the main one and outputs the final encrypted/decrypted message. Being P(1) the input message M and C=1, both are updated in a for loop as long as the length of the key E. P(1) will be updated in every iteration, but C only when the particular bit of the key E is 1 (E is checked bitwise from right to left).
  - To update both P(1) and C, the modular operation is required. Unfortunately, this operation is quite time-consuming, so a second algorithm is required to make such an operation much easier (so faster).
- Interleaving Multiplication and Reduction: The modular operation can be substituted with another for loop. A different internal value P(2) (=0 at the beginning) multiplies itself, plus the first incoming values (C or P(1)) if the particular bit of the second incoming value (always P(1)) is 1. In this case, P(1) is checked bitwise from left to right.

Here there is a very important point to highlight, that clearly shows the difference between programming hardware and software:

As the Figure 4.1 suggests, with a software approach, the algorithm from Figure 4.1b

should go inside the algorithm from Figure 4.1a. But for the hardware approach the time needs to be taken into account, so one of them cannot be just disabled while the other one is working. Thus, a different way of resolution must be sought.

In the same way, it is extremely important to discover which sub-steps can be skipped in order to save time in the final performance.

## 4.2 Block diagram and Micro-architecture

The previous algorithms have been modelled into different blocks, creating the following block diagram:



Figure 4.2: Block diagram

This diagram leads to the following micro-architecture:



Figure 4.3: Micro-architecture of RL Binary method



Figure 4.4: Micro-architecture of Interleaving method

These 2 pictures show a quite complex system, and this is because the time component has to be taken into account in HDL designing. In other words, because of this, the two algorithms cannot be integrated one inside another as the original approach suggests so.

#### 4.3 Estimate performance and area

Now there is not enough information to make an estimation of the performance and area of the design, as the lack of experience does not allow us to understand the number of FFs (registers) and LUTs that will be necessary.

Once the design is finished, Vivado can provide these numbers in order to see how efficient and fast the chosen algorithm is. Please refer to subsection  $n^0$  7.3.1 to see it.

## 4.4 Discuss/Analyze/Conclude

Even though the implementation of the design has not even started so far, for us the most important part of the project is done, which is selecting the proper algorithm to work with.

On the other hand, having a look to the resultant micro-architecture, we expect that the implementation in VHDL is going to be much more complicated as with the typical high-level programming language we are used to.

This can be seen in the previous micro-architecture, where the two selected algorithms cannot be integrated together (as they should go), but they must go separated instead.

# 5 Implementation of the solution

#### 5.1 Python code

In order to understand better how to proceed with the VHDL implementation, it is highly recommended to do it first with a high level programming language, see figure 5.1. In this way it would be easier to understand what to do, and more important, it can be used later to compare the final result as well as the intermediate ones.

```
#Inputs manually introduced (key E is a vector, so checking order inverted)
M = 0b10111010000110111101000101100101
\mathbf{E} = [1,0,1,0,0,1,1,1,0,1,1,0,0,1,0,0,0,1,1,1,0,0,1,1,1,0,0,1,1,1,0,0,0]
N = 0b1111110000110011001001111100001011
mx length = 31
#Intermediate values to generate the output
C = 1
P = M
finish = 0
for i in range(0, mx_length+1):
                                         #RL binary method approach
    if (E[mx_length-i] == 1):
                                         #Inverted order in respect of VHDL
       C = pow(C*P,1,N)
                                         \#C = C*P \mod N
                                         \#P = P*P \mod N
    P = pow(P*P,1,N)
    finish = 0
                    #If the key E has not more 1s left, the process finishes
    for j in range(i, mx length+1): #Inverted order in respect of VHDL
        finish = finish + E[mx length-j]
    if (finish == 0):
        break
print("FINAL OUTPUT:", hex(C))
```

Figure 5.1: RSA encryption/decryption algorithm in Python

Figure 5.1 shows the implementation of the requested design in Python. As for now the computational time is not important (it is only for testing purposes), the second algorithm "Interleaving Multiplication and Reduction" (Figure 4.1b) can just be skipped. Instead, it is substituted by the high level function "pow", making programming easier. Input messages of 32 bits are used in this code to make the process more readable.

Furthermore, this code also implements an additional improvement to save some computational time by means of an extra for loop (not important now as said before, but for VHDL it will be).

In the section  $n^{0}$  5.4 the whole functionality is explained.

NOTE: As a matter of fact, one can notice that the Python code checks the input key E from left to right when it should be from right to left. This is because the other inputs are just single values (so the LSB is on the right) when E is an array instead (so the LSB is on the left). Thus, the pointer must go in this case in the opposite direction.

#### 5.2 External interface of RSA core

As commented before, for this project only the core of the RSA cryptosystem must be implemented, which means the input message and keys are given, already with the mathematical relations they must have in respect of each other (coprimes).

Thus the RSA core needs to communicate with an external interface to take such data, and the way to do so is described in the following timing diagram:



Figure 5.2: Input and output messages interface of RSA core

The sender informs to the core that it is prepared with the message msgin\_valid. Once the core reads such a flag, it can take the input data and confirm it has been done with the flag msgin\_ready (which must last just one clock cycle).

In the same way, once the core finishes, it informs to the receiver with the flag ms-gout\_valid, and the receiver will confirm the output result has been taken with the flag msgout\_ready.

For both cases, the extra message msgin\_last (and msgout\_last from the core's side) is set when the incoming data is the last chunk of data.

#### 5.3 VHDL code/testbench

The VHDL code (all modules with their respective individual testbench) are attached at the end of the document, in the chapter  $n^{o}$  9, called Appendix.

This functionality has been programmed using a Top-Down approach: From the high-level perspective into a low-level perspective. This designing approach eases the task by defining at first the necessary modules to perform the correct algorithm, and then make them work independently (even helping the designers allowing parallelism work).

As a good practise in VHDL, all modules have one of these possible structures:

```
process (clk, reset n) begin
  if(reset_n = '0') then
    a r <= (others => '0');
    b r <= (others => '0');
  elsif(clk'event and clk='1') then
    if(input_reg_en ='1') then
      a_r <= a_nxt;
      b_r <= b_nxt;
                                             process (data_in, a_r, b_r) begin
    end if;
                                                a_nxt \le data_in \& a_r(127 downto 32);
                                               b_nxt \le a_r(31 \text{ downto 0}) \& b_r(127 \text{ downto 32});
  end if:
end process;
                                              end process;
     (a) Template for registers
                                                 (b) Template for combinational logic
```

Figure 5.3: Templates for programming in VHDL

That prevents the creation of latches and ensures perfect synchron. among all modules.

#### 5.4 Solution description

The main module, called RSA\_CORE, is composed by 2 blocks: DATAPATH (in charge of doing all necessary calculations) and the CONTROLLER (in charge of managing the DATAPATH). This design is very common in VHDL design as it is a standardized approach to face big systems.

In the same way, the module DATAPATH is divided into 2 modules: BLOCK 2 (algorithm "RL binary method") and BLOCK 3 (algorithm "Interleaving Multiplication and Reduction"). BLOCK 3 is duplicated inside of the DATAPATH module in order to perform the following formulas with parallelism, so DATAPATH is actually divided into 3 modules.

$$C = (C \cdot P) mod N \qquad and \qquad P = (P \cdot P) mod N \tag{5.1}$$

Going now deeper in the functionality itself:

• **BLOCK 2:** With the maximum priority, the reset signal restarts the whole module if activated (negative logic), and if deactivated, the rest of the code executes in every rising edge of the clock signal.

When the enable signal is 1, values are reinitialized if charge signal is 1 (for repeating the whole process without an external reset). Otherwise the new C and P are reloaded, preparing BLOCK 3 to work with the new data.

After all (re)initializations, the next bit, from right to left, of key E is checked (so the main loop is as long as the key E is). If it is 1, both P and C are updated and requested to calculate the new value, but if it is 0, only P is processed. Values will not be updated in the first iteration with E[i] = 1 because they have not been calculated so far (so incoming value still 0).

Finally, as the final output (C) is only updated when E(i)=1, after every iteration the rest of positions are checked with a for loop. If there are no more 1s, the process finishes there, with the last value of C as the final result.

• **BLOCK 3:** As BLOCK 2, with the maximum priority, the reset signal restarts the whole module if activated (negative logic), and if deactivated, the rest of the code executes in every rising edge of the clock signal.

When the enable signal is 1, a loop as long as B is done, processing

$$P(2) = 2 \cdot P(2) + A \cdot B[i]. \tag{5.2}$$

As P(2)=0 at the beginning, one can notice that P(2) would remain as 0 until the first B[i]=1 (B[i]=0 just removes A too). With this idea on mind, before doing any operation, there is a for loop to discover which position holds the first 1 in B. Then that would be the starting point for the pointer called index.

- **DATAPATH:** This module basically connects BLOCK 2 and two BLOCK 3 (for paralleled computing). Its outputs are (apart from the final output result) many flags from the previous modules, that will be used by CONTROLLER to determine which module should work and which one should wait (the signals enable, inputs in this module).
- **CONTROLLER:** This module manages DATAPATH through a Finite State Machine (FSM), but it is implemented with 2 processes: the second one (not clocked) uses the inputs and intermediate wires to define the FSM itself, and the first one (clocked) uses such wires to apply the value into registers, which are the outputs.

One more time with the maximum priority, the reset signal restarts the whole module if activated (negative logic), and if deactivated, the rest of the first process executes in every rising edge of the clock signal. The second one executes which any modification in the registers and inputs.

This module includes the signals from the main module RSA\_CORE: "msgin\_valid", "msgin\_ready", "msgin\_last", "msgout\_valid", "msgout\_ready", "msgout\_last". They are used to synchronize the present project with the exterior components that must work with, to implement the whole RSA cryptosystem.

The states are:

- 1. **IDLE:** Stand-by state. Waiting for initialization (msgin valid = 1).
- 2. CHARGE VALUES: Values in BLOCK 2 are loaded (msgin ready = 1).
- 3. WORK B2: Only BLOCK 2 (main loop) is allowed to work.
- 4. WORK B32: Only one BLOCK 3 (for updating P) is allowed to work.
- 5. **WORK\_BOTH\_B3:** Only both BLOCK 3 (for updating C and P) are allowed to work.
- 6. **FINISHED:** The process is finished. Waiting for the next request (msgout valid = 1 and msgout ready = 1).

The FSM can be understood better with the following diagram:



Figure 5.4: FSM diagram

In addition, all the design has been prepared to work with a variable message/key size. All VHDL files (except CONTROLLER, which only works with flags), have one constant value ("generic" statement called C\_BLOCK\_SIZE) that defines how long the chunks of incoming messages are going to be. By default this value is 256 (according to the requirements), but the design will work with any other input size if the value of this constant is changed in all requested files.

# 5.5 Discuss/Analyze/Conclude

The implementation was more difficult than expected (especially the commun. between modules), and many assertions were required to ease the VHDL simulations, sometimes quite annoying. The Python code was an excellent help to check all intermediate values.

# 6 Verification plan

#### 6.1 Proposal of the verification plan

Every single module programmed with VHDL (including the modules that just connect the other ones internally) has its own testbench, so that every one of them can be verified in a independent way.

To check all calculated numbers are correct, the small code programmed with a high-level language (Python) is also used to compare all results (not only the final one, but the intermediate ones too).

Although the design has been done using a Top-Down approach (from high-level to low-level), the verification must be done in the opposite direction, and that means from the lowest-level modules (BLOCK 2 and BLOCK 3) up to the highest-level one (DATAPATH, CONTROLLER and RSA CORE). This needs to be done like this because the lower-level modules have been thought to be independent each other, so any change on them affects to the higher-level ones, but not in the other way around.

Anyway, once everything is finished, a complete test of every module will be done one more time, independently that it was also done before with a positive result.

#### 6.2 VHDL simulations

Before programming the Zynq board, some simulations are done of every module in order to verify the good functionality. To make the results more readable, inputs messages (M, E and N) of 32 bits have been used here:

• Figure 6.1 shows the simulation of BLOCK 2. It can be seen that the input values are charged when both reset (negative logic) or charge signal are set, and then the new input value P is charged in the internal variable (but not in the first iteration). On the other hand, the new input value C is charged internally only when o b2 up CP(E[i])=1. The index at the bottom shows the iteration number.



Figure 6.1: Simulation of Block 2

• Figure 6.2 shows the simulation of BLOCK 3. This module performs the module operation given some input values. It can be seen that a new output is calculated in every iteration, up to 32 times (as input values are 32 bits long), when signal done is set. Here it is very important to cross-check the final result with the previously code implemented with Python (equivalent to 1 iteration in the complete design).



Figure 6.2: Simulation of Block 3

• Figure 6.3 shows the simulation of DATAPATH. This module integrates BLOCK 2 and (twice) BLOCK 3. In this particular simulation, up to 5 iterations of the complete design can be checked, which can be cross-checked with the Python implementation to know if the design is correct so far.



Figure 6.3: Simulation of Datapath

• Figure 6.4 shows the simulation of CONTROLLER. This module manages the FSM that controls the DATAPATH. Given the external inputs msgin\_valid, msgin\_last and msgout\_ready, the FSM moves through all states (displayed at the bottom as o\_fsm\_state) and it is continuously modifying the enable outputs that go to DATAPATH, to control the either BLOCK 2 or BLOCK 3.



Figure 6.4: Simulation of Controller

• Figure 6.5 shows the simulation of RSA CORE. Integrating every module explained above, every single step can be checked here. Two steps are performed: one not being the last message and another one it is (simulating a 512 bit input).

Here the intermediate values and the final value can be cross-checked with the Python implementation. If everything is ok (as it is now), one assumes the final designed is validated.



Figure 6.5: Simulation of RSA core (main module)

#### 6.3 Metrics to decide when verifying is over

Once the final design in VHDL matches with the results in Python, the verification will be finished if they also match with an online RSA encryption/decryption tool. But in case both the public key (E) and (D) are known, the best practise would be to encrypt the message, and then decrypt it. If the final output is the same as the initial input, then the process is perfect.

Last but not least, now probably as a redundant test, the very final test will be handled with professor's testbench, which actually should be very fast to do if all previous steps were done accordingly.

## 6.4 Using assertions

During the designing phase, the modules BLOCK 2, BLOCK 3 and CONTROLLER (the rest just interconnect other modules) include many signals to help during the testing phase.

From counters, boolean flags and even intermediate values working as variables (which means they had to be saved in signals too in order to be possible to check) are added in the respective designs, not only as important data to share between modules, but also to provide a clear vision about in which step the algorithm currently is.

Furthermore, it was decided to update all intermediate values as well as the final result after every iteration and not only at the end of the local algorithm. Only with this approach can every single new value be cross-checked with the Python code properly,

## 6.5 Discuss/Analyze/Conclude

Surprisingly, once we made all own tests work satisfactory (even comparing results with Python code and the online RSA encryption/decryption tool), we faced problems to pass the very last test with professor's testbench.

The external modules working with RSA\_CORE have a strict functionality that we did not design properly, so some synchronization issues with the inputs and outputs msgin\_valid, msgin\_last, msgin\_ready, msgout\_valid, msgout\_last and msgout\_ready had to be fixed.

This problem made us understand better the concept of the sensitivity list and the importance to do some operations outside the processes as well.

# 7 Synthesis and test on FPGA

#### 7.1 PYNQ-Z1 Board

The development board used for this project is a PYNQ-Z1 ZYNQ-7000 FPGA board. The system-on-chip is running Linux as operating system. It is possible to access the board via a browser based computing environment, called Jupyter Notebook. There, live code can be written and tested on the board, using the programming language Python. The development board contains a SD-Card, where all needed files for the operating system, as well as the hardware design files are stored.

## 7.2 Synthesis of the RSA CORE

After testing the written VHDL code by using testbenches for every single created module, the whole RSA\_CORE was put together in a Vivado project folder. This project folder served the purpose of testing, if all the modules are working flawlessly together. The teaching staff provided a testbench, which could be used to analyze the behaviour of the RSA\_CORE. It uses the interface of the RSA\_CORE with its surrounding system, which was already mentioned in 5.4. Besides the testbench, some test messages have been provided, which are going to be send to the RSA\_CORE. To verify if the provided text messages are successfully encrypted, a check of the encrypted messages is done by comparing the encrypted message with an given expected value. This expected value was computed beforehand and therefore already provided.

However, this testbench does not guarantee that the developed VHDL code is without errors. After successfully running the testbench, it was necessary to analyze the code for errors by using the synthesis tool of Vivado.

The synthesis tool turnes the VHDL code into a design on logic gate level, thus, it creates the hardware model. During this process, warnings are given if the code infers latches, signals have no drivers and many other possibilities for errors. These errors might not be a problem during simulation, because the simulation is mainly based on the input and output signals, as well as signal delays.

Especially inferred latches should be avoided, given that latches can create unexpected behaviour, because they are driven asynchronously. Simulations might run successfully, even though inferred latches exist in the code. But hardware, such as FPGAs, use clocked designs, which means every flip flop is clocked by the same clock and therefore driven synchronously.

After analyzing the message log of the synthesis and removal of inferred latches and possible other warnings, the RSA\_CORE can be implemented into the RSA\_ACCELERATOR

The RSA\_ACCELERATOR, figure 7.1, consists of four different modules. The module RSA\_REGIO module receives the keys for encryption and decryption from a master of the surrounding system. The register addresses, where the keys are stored, are predefined by the teaching stuff and have not been changed. The RSA\_MSGIN receives the input data of the messages, which shall be encrypted. Because the input channel is limited to 32 bits, this module acts as a serial to parallel converter. When eight 32 bit messages have been received, the module will create one 256 bit message, which will be send to the RSA\_CORE for encryption. RSA\_MSGOUT takes the encrypted messages and creates 32 bit chunks out of the 256 bit data.



Figure 7.1: The RSA ACCELERATOR and its components.

The modules surrounding the RSA\_CORE are using the AXI<sup>1</sup> interface, which is a microcontroller bus for interconnecting functional-blocks in systems-on-chip (SOC). To implement the RSA\_CORE into the RSA\_ACCELERATOR the VHDL files of the core have to be included into its project folder. After packaging the modified RSA\_ACCELERATOR, to create a new IP<sup>2</sup>, the RSA\_CORE is implemented into the final project.

The final project includes all needed files for implementing the code onto the FPGA. In this stage of the project, the synthesis tool of Vivado had to be run for creating the final implementation of the RSA encryption project.

<sup>&</sup>lt;sup>1</sup>For further information see [3].

<sup>&</sup>lt;sup>2</sup>IP stands for Intellectual Property and means, that the designer uses existing software components, written by someone else.

The synthesis gives a first hint, if the project with all its code can be build and turned into a design on logic level. However, the final step is the implementation. The implementation creates a hardware design based on the , which can be used on the FPGA. It also states the final amount of flip flops, as well as LUTs, which are needed for the design. Besides the needed area, it is also possible to check if the design meets the timing constraints.

#### 7.3 Implementing the RSA Encryption Project on the FPGA

#### 7.3.1 Area and Performance

After running the synthesis and the implementation of the RSA encryption project, it was necessary to adjust the timing constraints. The initial timing constraints were set to a clock period of T=10~ns which equals a frequency of f=100~MHz. The timing report of the implementation shows the "Worst Negative Slack" (WNS). This time gives therefore the additional needed time for the critical path<sup>3</sup> to reach its endpoint. This timing constraint could not be met with the RSA\_CORE. By adding the WNS to the set period the new clock period can be calculated. The clock frequency of the FPGA can be changed via the IP Integrator in Vivado.

As already mentioned before, Vivado allows to get information about the used area of the FPGA and the performance. The ZYNQ-7000 contains the following resources listed in table 7.1.

| Resource | Utilization | Available | Utilization % |  |  |  |  |  |
|----------|-------------|-----------|---------------|--|--|--|--|--|
| LUT      | 10213       | 53200     | 19.2          |  |  |  |  |  |
| LUTRAM   | 603         | 17400     | 3.47          |  |  |  |  |  |
| FF       | 9087        | 106400    | 8.54          |  |  |  |  |  |
| BRAM     | 2           | 140       | 1.43          |  |  |  |  |  |

Table 7.1: Used area on the FPGA

As can be seen in the table, the RSA encryption uses only 19.2% of the available LUTs and 8.54% of the available FFs. This means, that it would be theoretically possible to implement the whole project five times on the FPGA to achieve a higher throughput of messages.

The design can run on a frequency of  $f = 34.48 \ MHz$ , thus  $T = 28.99 \ ns$ . This leaves a positive slack of 0.315 ns. The critical path of the design has a positive slack of 0.315 ns. It is located in the DATAPATH module and goes from Block 2 from signal  $s_b2_P=[206]$  to Block 3 to variable  $v_b3_C=[256]$ .

<sup>&</sup>lt;sup>3</sup>The critical path is defined as the path with the greatest delay between two registers.

The total on-chip power is around 1.43 W. The figure 7.2 shows a bar diagram, which is calculated by Vivado. It shows the dynamic and the static power of the chip.



Figure 7.2: Power consumption of the chip.

## 7.4 Test of the Design

#### 7.4.1 Implementation on the FPGA

After analyzing all information and adjusting the timing constraints, the need files for the hardware are generated. A BIT file and a TCL file are needed. The BIT file contains the hardware design and the TCL file contains information about the BIT file. To implement the created implementation of the VHDL code on the FPGA, these two files have to be stored on the SD-Card of the development board and are accessed and used later via the live code on the Jupyter Network.

A test environment is given for the Jupyter Network. This live code is written in Python and gives the opportunity to test the created RSA encryption design in real time on the FPGA. In the following passage a brief overview of what the live code does, is given.

The code sets up the RSA encryption and loads the messages which shall be encrypted and decrypted. After loading the messages, the keys N, E and D are loaded. The DMA of the FPGA is set up for reading the messages from the memory and sending them to RSA CORE. Now, the loaded keys are sent to the registers of RSA REGIO module.

The next step of the code is the encryption and decryption of the messages by using the hardware. The last part gives information about the performance of the hardware design in comparison to a high-level software language.

#### 7.4.2 Results of Encryption and Decryption

The test run of the hardware was successful. Figure 7.3 shows the encryption and decryption time as well as the needed clock cycles of the hardware. The time is given in seconds, which means that the encryption needed  $t_{encrypt} = 459 \ \mu s$ . The decryption needed  $t_{decrypt} = 4.016 \ ms$ .

```
Buffer size: 16
Buffer size: 16
test_hw_encryptdecrypt: PASSED, encr_time: 0.000459, decr_time: 0.004016
Encrypt active cycles: 8868
Decrypt active cycles: 131672
```

Figure 7.3: Encryption and decryption time and needed clock cycles of the hardware.

Very noticeable is the difference in time and clock cycles needed. The RSA process for encryption and decryption is the same, but uses different keys, as mentioned in section 3.3. This difference comes from the fact that the keys are checked every iteration for bits which are 1. If all remaining bits of the key are 0, the process ends. This is explained in section 5.4.

By comparing the used encryption and decryption keys it is obvious why the difference is this noticeable:

The second test run with long messages was also successful. The following figure, 7.4, shows the comparison of the hardware encryption time and the software encryption time.

```
*************************************
             : ENCR
CRYPT DIR
INPUT FILE : /home/xilinx/pynq/crypto/rsa/inp_messages/pt0_in.txt
OUTPUT FILE (HW): /home/xilinx/pynq/crypto/rsa/otp_hw_messages/ct0_out.txt
OUTPUT FILE (SW): /home/xilinx/pynq/crypto/rsa/otp_sw_messages/ct0_out.txt
ENCR ALGORITHM : RSA
Buffer size: 504
HW CYCLES: 279899
HW RUNTIME: 0.008308172225952148
SW RUNTIME: 0.015438318252563477
HW and SW produced the same result: TEST PASSED
********************
CRYPT DIR
INPUT FILE : /home/xilinx/pynq/crypto/rsa/inp_messages/pt1_in.txt
OUTPUT FILE (HW): /home/xilinx/pynq/crypto/rsa/otp_hw_messages/ct1_out.txt
OUTPUT FILE (SW): /home/xilinx/pynq/crypto/rsa/otp_sw_messages/ct1_out.txt
ENCR ALGORITHM : RSA
*****************************
Buffer size: 7056
HW CYCLES: 3920763
HW RUNTIME: 0.11388754844665527
SW RUNTIME: 0.2197110652923584
HW and SW produced the same result: TEST PASSED
********************
CRYPT DIR : ENCR
INPUT FILE : /home/xilinx/pynq/crypto/rsa/inp_messages/pt2_in.txt
OUTPUT FILE (HW): /home/xilinx/pynq/crypto/rsa/otp_hw_messages/ct2_out.txt
OUTPUT FILE (SW): /home/xilinx/pynq/crypto/rsa/otp_sw_messages/ct2_out.txt
ENCR ALGORITHM : RSA
Buffer size: 144
HW CYCLES : 80013
HW RUNTIME: 0.0025281906127929688
SW RUNTIME: 0.004399776458740234
HW and SW produced the same result: TEST PASSED
```

Figure 7.4: Encryption of long messages. Hardware and software comparison.

Figure 7.5 shows the decryption of messages and the achieved results.

```
: DECR
CRYPT DIR
INPUT FILE : /home/xilinx/pynq/crypto/rsa/inp_messages/ct3_in.txt

OUTPUT FILE (HW): /home/xilinx/pynq/crypto/rsa/otp_hw_messages/pt3_out.txt
OUTPUT FILE (SW): /home/xilinx/pynq/crypto/rsa/otp_sw_messages/pt3_out.txt
ENCR ALGORITHM : RSA
**************************
Buffer size: 504
HW CYCLES : 4146624
HW RUNTIME: 0.12044906616210938
SW RUNTIME: 0.28731846809387207
HW and SW produced the same result: TEST PASSED
... DIR : DECR
INPUT FILE : "
INPUT FILE : /home/xilinx/pynq/crypto/rsa/inp_messages/ct4_in.txt
OUTPUT FILE (HW): /home/xilinx/pynq/crypto/rsa/otp_hw_messages/pt4_out.txt
OUTPUT FILE (SW): /home/xilinx/pynq/crypto/rsa/otp_sw_messages/pt4_out.txt
ENCR ALGORITHM : RSA
**************************
Buffer size: 7056
HW CYCLES: 58056350
HW RUNTIME: 1.6838274002075195
SW RUNTIME: 4.024684429168701
HW and SW produced the same result: TEST PASSED
**************************
CRYPT DIR : DECR
INPUT FILE : /home/xilinx/pynq/crypto/rsa/inp_messages/ct5_in.txt
OUTPUT FILE (HW): /home/xilinx/pynq/crypto/rsa/otp_hw_messages/pt5_out.txt
OUTPUT FILE (SW): /home/xilinx/pynq/crypto/rsa/otp_sw_messages/pt5_out.txt
ENCR ALGORITHM : RSA
****************************
Buffer size: 144
HW CYCLES : 1184758
HW RUNTIME: 0.034544944763183594
SW RUNTIME: 0.08405637741088867
HW and SW produced the same result: TEST PASSED
```

Figure 7.5: Decryption of long messages. Hardware and software comparison.

Every encryption and decryption process was successful. The implemented design is therefore fully functional.

The times are given in seconds. Noticeable is, that the hardware is always faster than the software.



Figure 7.6: Bargraph of the run time of hardware and software.

Figure 7.6 shows a bar graph of the run time of the hardware in comparison to the software.

# 7.5 Discuss/Analyze/Conclude

Vivado is a very extensive program with a lot of functionalities. Therefore, it was only possible to get a quite basic understanding of this hardware design tool. Nevertheless, given the time and the extent of the project, it was possible to learn a lot about its usage during the design process, while working with the given term\_project folder.

The PYNQ-Z1 is an easy to use development board with the possibility to run live code. This makes validation of created designs very convenient.

The implementation of the VHDL code into the RSA\_ACCELERATOR was very good manageable if the interface was correctly implemented. However, it was necessary in the beginning to include the designed VHDL files of the RSA\_CORE to the IP packaging process of the project. Otherwise, these files were detected as black boxes and could not be accessed by Vivado.

Another problem we encountered while implementing the hardware code onto the FPGA was, that two latches have been inferred. The simulation of the testbench run without problem, after adjusting the ready-valid-handshake between the sender and the receiver, even though the code was inferring the latches.

When trying to run the hardware test, the FPGA got hang-up at some point. The problem could be solved by removing the latches out of the VHDL code. As soon as this was done, the hardware test could be run without any further problems.

The hardware design itself could be successfully implemented. The currently used area of the FPGA leaves much space to implement several cores on the FPGA. This could be done as future work.

Additionally, it could be possible to improve the timing of the circuit. Some attention was put on reducing the needed clock cycles, but it might be possible to find ways to reduce the critical path itself.

# 8 Conclusions and future work

VHDL is a powerful Hardware Description Language (HDL) to design massive digital systems, much faster and much more efficient than with old techniques, and the improvement is even bigger if one compares it with the analog systems, quite inefficient during design and performance.

Nevertheless, we have discovered that the new approach we had to use to solve the requested problem is quite different from the typical high-level software development tools we are used to. Taking time into account as an additional variable into the equation, makes VHDL more complicated to control properly than Python, C, Java... but it is actually quite normal, as those programming languages are thought to create virtual elements, and the VHDL is thought to create hardware (so physical elements) instead.

The RSA cryptographic algorithm has not been that difficult to implement (but quite time-consuming because of the lack of experience so far in this domain), as at the end there were only two for loops (transformed into if statements with the VHDL approach) to be implemented. Anyway the final result provides a quite powerful cryptosystem that introduce us in the basics of cryptography, a very interesting domain.

We did not have time enough to implement and compare all possible alternative algorithms, to see which fits better, but indeed any of them was enough to understand the capabilities of this new approach for designing.

Furthermore, another very important point is that we did not only focus in the simulation of the requested functionality, but we had also the opportunity to apply it into a real FPGA and to check the difference in performance between simulation and reality. This is very important as well to understand the basics, as we discovered at some point that our first solution was simulated perfectly, but it was not working into the real FPGA because of the latches. There is sometimes big differences between simulations and real tests, and of course the maximum clock frequency is not the same either, always depending on how efficient the algorithm is.

With all this, we can proudly say then that all objectives in this project have been fulfilled, as the final result is completely satisfactory, and it let us understand the hardware designing approach as well as the basic functions of the VHDL, even though we recognize there is much more material to deep in. One semester is not enough to know how powerful the VHDL really is.

Unfortunately, we feel that the project is incomplete because only the core of the RSA algorithm was implemented, leaving the generation of the keys to the professor, a part we think is quite challenging as well, as they must be quite huge and still keep some mathematical relations between them.

Doing the complete implementation would be an excellent point as future work. Probably it would give us a more exact idea about what the industry expects to us at implementing still used algorithms in the industrial market.

Overall, we enjoyed this project a lot and strongly recommend this project for further promotions in order to understand the capabilities of the EDA tools, the real tool, which is current used in the industry to create the new hardware designs we use in our daily lives.

# 9 Appendix

9.1 Block 2 code

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
     USE ieee.numeric_std.ALL; -- For function "To_b2_integer"
 4
 5
 б
     entity Block_2 is
 7
         generic (
8
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
9
         );
10
         port (
11
             i_b2_clk:
                         in std_logic;
12
             i_b2_reset: in std_logic;
13
             i_b2_en:
                         in std_logic;
14
             i_b2_charge:in std_logic;
                         in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
15
             i_b2_M:
16
             i_b2_E:
                          in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
17
             i_b2_P:
                         in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
18
             i_b2_C:
                         in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
19
             o_b2_P:
                         out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
20
             o_b2_C:
                         out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
21
             o_b2_wait: out std_logic;
22
             o_b2_up_CP: out std_logic;
23
             o_b2_done: out std_logic
2.4
         );
25
     end Block_2;
26
27
     architecture Behavioral of Block 2 is
28
         signal s_init_C: std_logic;
29
         signal s_b2_Co:
                             std_logic_vector ((C_BLOCK_SIZE-1) downto 0);
30
         signal s_b2_P:
                              std_logic_vector ((C_BLOCK_SIZE-1) downto 0);
31
         signal s_b2_wait:
                              std_logic;
32
         signal s_b2_up_CP: std_logic;
33
         signal s_b2_E:
                              std_logic_vector((C_BLOCK_SIZE-1) downto 0);
34
         signal s_b2_done:
                              std_logic;
35
         signal s_b2_index: integer range 0 to C_BLOCK_SIZE;
         signal s_b2_pointer:std_logic;
36
37
         signal s_finish:
                             std_logic;
38
    begin
39
         process (i_b2_clk, i_b2_reset) is
40
         variable v_b2_pointer: std_logic;
41
         variable v_finish: std_logic;
42
         begin
             if (i b2 reset = '0') then
43
44
                 s_init_C <= '0';
                 s_b2_Co <= (others => '0');
45
                 s_b2_P <= (others => '0');
46
47
                 s_b2_E <= (others => '0');
48
                 v_b2_pointer := '0';
49
                 s_b2_pointer <= '0';
50
                 s_b2_wait <= '0';
51
                 s_b2_up_CP <= '0';
52
                 s b2 done <= '0';
53
                 s b2 index \leftarrow 0;
54
                 s_finish <= '0';
55
                 v_finish := '0';
56
             elsif (rising_edge(i_b2_clk)) then
                 if (i_b2_en = '1') then
57
                      if (i_b2_charge = '1') then
58
59
                          s_init_C <= '0';
60
                          s_b2_Co <= (others => '0');
61
                          s_b2_{co(0)} \leftarrow '1'; -- Initial value is 1
62
                          s_b2_P \le i_b2_M;
63
                          s_b2_E <= i_b2_E;
64
                          v_b2_pointer := '0';
65
                          s_b2_pointer <= '0';
66
                          s_b2_wait <= '0';
                          s_b2_up_CP <= '0';
67
68
                          s_b2_done <= '0';
69
                          s b2 index \leftarrow 0;
```

```
70
                           s finish <= '0';
                           v_finish := '0';
 71
                       elsif (s_b2_wait = '0') then
 72
 73
                           if (s_b2_index <= (C_BLOCK_SIZE-1)) then</pre>
 74
                               v_b2_pointer := s_b2_E(s_b2_index); -- Checks vector E from
                               Right to Left!
 75
                               s_b2_pointer <= v_b2_pointer;</pre>
                               if (s_b2_index /= 0) then -- The new values from Block 3
 76
                               must not be loaded in iteration 0
 77
                                   if (v_b2_pointer = '1') then -- C only updated when
                                   E(i) = 1
 78
                                        if (s_init_C = '1') then
 79
                                            s_b2_Co <= i_b2_C;
 80
                                        end if;
                                        s_b2_up_CP <= '1';
 81
 82
                                        s_init_C <= '1'; -- Only after a new C is</pre>
                                        processed in Block 3 with Co = 1, Co will be updated
 83
                                   end if;
 84
                                   s_b2_P <= i_b2_P;
 85
                               else
 86
                                   if (v_b2_pointer = '1') then
 87
                                        s_b2_up_CP <= '1'; -- C's notification must be</pre>
                                        checked at i = 0, just to update it in the next
                                        attempt (if necessary)
 88
                                        s_init_C <= '1';
 89
                                   end if;
 90
                               end if;
 91
                               s_b2_wait <= '1';
 92
                               s_b2_index <= s_b2_index + 1;
 93
 94
                               v_finish := '0';
                                                        -- Every time the new values are
                               loaded, the rest of E is checked
 95
                               for i in 0 to (C_BLOCK_SIZE-1) loop
 96
                                    if (i \ge (s_b2\_index+1)) then
 97
                                        v_finish := v_finish or s_b2_E(i);
 98
                                   end if;
 99
                               end loop;
                               s finish <= v_finish;
100
101
                               if (v_finish = '0') then
                                                                 -- If there are no more 1s
                               left, no sense to continue
102
                                   s_b2_index <= C_BLOCK_SIZE; -- As output will not change</pre>
103
                               end if;
104
                           else
105
                               s_init_C <= '0';
106
                               s_b2_wait <= '0';
107
                               s_b2_up_CP <= '0';
108
                               s_b2_Co <= i_b2_C; -- The output is updated here just in
                               the very last iteration
109
                               s_b2_done <= '1';
110
                           end if;
                       end if;
111
                   else
112
113
                       v b2 pointer := '0'; -- Initialization for starting next iteration
                       (once blocks 3 finishes)
114
                       s_b2_pointer <= '0';
115
                       s_b2_wait <= '0';
116
                       s_b2_up_CP <= '0';
117
                       s_b2_done <= '0';
118
                   end if;
119
              end if;
120
          end process;
121
122
          o_b2_P <= s_b2_P;
123
          o_b2_C <= s_b2_Co;
124
          o_b2_wait <= s_b2_wait;
          o_b2_up_CP <= s_b2_up_CP;
125
126
          o_b2_done <= s_b2_done;
127
128
      end Behavioral;
```

#### 9.2 Block 2 testbench

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
 4
 5
     entity tb_Block_2 is
 б
         generic (
 7
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
 8
         );
9
     end tb_Block_2;
10
11
     architecture Behavioral of tb_Block_2 is
12
         component Block_2
13
             port (
                              in std_logic;
14
                 i_b2_clk:
                 i_b2_reset: in std_logic;
15
16
                 i_b2_en:
                              in std_logic;
17
                 i_b2_charge:in std_logic;
18
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                 i_b2_M:
19
                 i_b2_E:
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
20
                 i_b2_P:
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0); -- Feedback
                 from Block 3
21
                 i_b2_C:
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0); -- Feedback
                 from Block 3
22
                              out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                 o_b2_P:
23
                              out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                 o_b2_C:
24
                 o_b2_wait: out std_logic;
25
                 o_b2_up_CP: out std_logic;
26
                 o_b2_done: out std_logic
27
             );
2.8
         end component;
29
30
         signal tb_b2_clk:
                              std_logic;
31
         signal tb_b2_reset: std_logic;
32
         signal tb_b2_en:
                             std_logic;
33
         signal tb_b2_charge:std_logic;
         signal tb_b2_M:
                           std_logic_vector((C_BLOCK_SIZE-1) downto 0);
34
35
         signal tb_b2_E:
                              std_logic_vector((C_BLOCK_SIZE-1) downto 0);
36
         signal tb_b2_P:
                              std_logic_vector((C_BLOCK_SIZE-1) downto 0);
37
         signal tb_b2_C:
                              std_logic_vector((C_BLOCK_SIZE-1) downto 0);
38
         signal tbo_b2_P:
                             std_logic_vector((C_BLOCK_SIZE-1) downto 0);
39
         signal tbo_b2_C:
                              std_logic_vector((C_BLOCK_SIZE-1) downto 0);
40
         signal tb_b2_wait: std_logic;
41
         signal tb_b2_up_CP: std_logic;
42
         signal tb_b2_done: std_logic;
43
44
    begin
45
         uut: Block_2 port map (
46
             i_b2_clk => tb_b2_clk,
47
             i_b2_reset => tb_b2_reset,
48
             i_b2_en => tb_b2_en,
49
             i_b2_charge => tb_b2_charge,
50
             i_b2_M => tb_b2_M
51
             i b2 E => tb b2 E
             i b2_P \Rightarrow tb_b2_P,
52
53
             i_b2_C => tb_b2_C
54
             o_b2_P => tbo_b2_P
             o_b2_C => tbo_b2_C,
55
             o_b2_wait => tb_b2_wait,
56
57
             o_b2_up_CP \Rightarrow tb_b2_up_CP,
58
             o_b2_done => tb_b2_done
59
         );
60
61
         tb0 : process
62
         begin
63
             tb b2 clk <= '1'; wait for 2.5 ns;
             tb_b2_clk <= '0'; wait for 2.5 ns;
64
65
         end process;
66
         tb1 : process
```

```
68
         begin
             69
             tb_b2_E <= "000000000000000000000000000000000";
 70
             71
 72
             73
             tb_b2_charge <= '0';
 74
             tb_b2_en <= '0';
 75
             tb_b2_reset <= '0'; wait for 5 ns;</pre>
 76
             tb_b2_reset <= '1'; wait for 5 ns;</pre>
 77
 78
             tb_b2_M <= "0011001100110011001100110011";
 79
             tb_b2_E <= "010100101001010100101100101101010";
 80
             tb_b2_P <= "01100101001100110010111000101001";
 81
             tb_b2_C <= "0000111100001111000011110;
 82
             tb_b2_charge <= '1';
             tb_b2_en <= '1'; wait for 10 ns;
 83
             tb_b2_charge <= '0';
 84
 85
             tb_b2_en <= '0'; wait for 10 ns;
 86
             tb_b2_en <= '1'; wait for 10 ns;
 87
             tb_b2_en <= '0'; wait for 10 ns;
             tb_b2_en <= '1'; wait for 10 ns;
 88
 89
             tb_b2_en <= '0'; wait for 10 ns;
             tb_b2_en <= '1'; wait for 10 ns;
 90
             tb_b2_en <= '0'; wait for 10 ns;
 91
             tb_b2_en <= '1'; wait for 10 ns;
 92
             tb_b2_en <= '0'; wait for 10 ns;
 93
 94
             tb b2 en <= '1'; wait for 10 ns;
             tb_b2_en <= '0'; wait for 10 ns;
 95
 96
             tb_b2_en <= '1'; wait for 10 ns;
 97
             tb_b2_en <= '0'; wait for 10 ns;
             tb_b2_en <= '1'; wait for 10 ns;
 98
 99
             tb_b2_en <= '0'; wait for 10 ns;
100
101
             tb b2 P <= "110101010101010101101101110101010";
102
             tb_b2_C <= "11110000111100001111000011110000";
103
104
             tb_b2_charge <= '1';
105
             tb_b2_en <= '1'; wait for 10 ns;
             tb_b2_charge <= '0';
106
107
             tb_b2_en <= '0'; wait for 10 ns;
             tb_b2_en <= '1'; wait for 10 ns;
108
109
             tb_b2_en <= '0'; wait for 10 ns;
110
             tb b2 en <= '1'; wait for 10 ns;
             tb_b2_en <= '0'; wait for 10 ns;
111
112
             tb_b2_en <= '1'; wait for 10 ns;
             tb_b2_en <= '0'; wait for 10 ns;
113
             tb_b2_en <= '1'; wait for 10 ns;
114
115
             tb_b2_en <= '0'; wait for 10 ns;
             tb_b2_en <= '1'; wait for 10 ns;
116
117
             tb_b2_en <= '0'; wait for 10 ns;
             tb_b2_en <= '1'; wait for 10 ns;
118
119
             tb b2 en <= '0'; wait for 10 ns;
120
             tb b2 en <= '1'; wait for 10 ns;
             tb b2_en <= '0'; wait for 50 ns;
                                              -- Simulate with 400 ns
121
122
         end process;
123
124
     end Behavioral;
```

#### 9.3 Block 3 code

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
     USE ieee.numeric_std.ALL; -- For function "To_integer"
 4
 5
 6
     entity Block_3 is
 7
         generic (
8
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
9
         );
10
         port (
11
             i_b3_clk:
                         in std_logic;
12
             i_b3_reset: in std_logic;
13
             i_b3_en:
                         in std_logic;
                         in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
14
             i_b3_A:
                         in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
15
             i_b3_B:
16
             i_b3_N:
                         in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
17
                         out std_logic_vector(C_BLOCK_SIZE-1 downto 0);
             o_b3_C:
18
             o_b3_done: out std_logic
19
         ) ;
20
     end Block_3;
21
22
     architecture Behavioral of Block_3 is
23
         signal s_b3_C: std_logic_vector (C_BLOCK_SIZE-1 downto 0);
         signal s_b3_done: std_logic;
2.4
25
         signal s_b3_index: integer range 0 to C_BLOCK_SIZE;
26
    begin
27
         process (i_b3_clk, i_b3_reset) is
28
         variable v_b3_C: std_logic_vector ((C_BLOCK_SIZE+2) downto 0); -- Extra length
         to ensure the multiplication is used for will fit
2.9
         variable v_b3_pointer: std_logic; -- Elements updated and then checked in the
         same process MUST be variable, not signal,
                                            -- because signals are just updated once the
30
         variable v_start: std_logic;
         process finishes!!!!!
31
         begin
32
             if (i_b3_reset = '0') then
33
                 s_b3_C <= (others => '0');
34
                 v_b3_C := (others => '0');
35
                 v_b3_pointer := '0';
36
                 s_b3_done <= '0';
37
                 s_b3_index <= 0;
38
                 v_start := '0';
39
             elsif (rising_edge(i_b3_clk)) then
                 if (i b3 en = '1') then
40
41
                     if (s_b3_index <= (C_BLOCK_SIZE-1)) then</pre>
42
                         if ((s_b3_index = 0)) and (i_b3_B(C_BLOCK_SIZE-1) = '0')) then
                         -- Only the first time (and if first bit to check is 0)
43
                             v_start := '0';
44
                             for k in 0 to (C_BLOCK_SIZE-1) loop
45
                                 v_start := v_start or i_b3_B((C_BLOCK_SIZE-1)-k);
                                 Multiplication algorithm is done from Left to Right!
46
                                 if (v_start = '1') then
47
                                     s b3 index <= k;
48
                                      exit; -- It leaves the for loop
49
                                 end if;
50
                             end loop;
51
                         else
52
                             v_b3_pointer := i_b3_B((C_BLOCK_SIZE-1)-s_b3_index);
                             Multiplication algorithm is done from Left to Right!
53
                             if (v_b3_pointer = '1') then
54
                                 v_b3_C := std_logic_vector(shift_left(unsigned(v_b3_C),
                                  1) + unsigned(i_b3_A));
55
56
                                 v_b3_C := std_logic_vector(shift_left(unsigned(v_b3_C),
                                  1));
57
                             end if;
                             if (v_b3_C > i_b3_N) then
58
                                                                  -- Up to 2 subtracts, if
                             the number is big enough
59
                                 v_b3_C := v_b3_C - i_b3_N;
60
                             end if;
```

```
61
                              if (v_b3_C > i_b3_N) then -- If a value must be updated
                             and checked in the same process, it must be a variable!
62
                                  v_b3_C := v_b3_C - i_b3_N;
                             end if;
63
64
                             s_b3_C <= v_b3_C ((C_BLOCK_SIZE-1) downto 0);</pre>
                             Output is updated continuously
65
                              s_b3_index <= s_b3_index + 1;</pre>
                         end if;
66
67
                     else
68
                         s_b3_C <= v_b3_C ((C_BLOCK_SIZE-1) downto 0);</pre>
69
                         s_b3_done <= '1';
70
                     end if;
71
                 else
72
                     v_b3_pointer := '0';
                                             -- Data to restart once the block is
                     disabled
73
                     v_b3_C := (others => '0'); -- This variable must restart every time
                     the block restarts to ensure the MSB Os are ignored
74
                     s_b3_done <= '0';
75
                     s_b3_index <= 0;
76
                 end if;
77
             end if;
78
         end process;
79
80
         o_b3_C <= s_b3_C;
81
         o_b3_done <= s_b3_done;
82
83
     end Behavioral;
```

#### 9.4 Block 3 testbench

```
library IEEE;
2
    use IEEE.STD LOGIC 1164.ALL;
3
    use IEEE.STD_LOGIC_UNSIGNED.ALL;
4
5
    entity tb_Block_3 is
6
        generic (
7
            C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
8
        );
9
    end tb_Block_3;
10
11
    architecture Behavioral of tb_Block_3 is
12
        component Block_3
13
            port (
                            in std_logic;
14
                i_b3_clk:
                i_b3_reset: in std_logic;
15
16
                i_b3_en:
                            in std_logic;
17
                            in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                i_b3_A:
                i_b3_B:
18
                            in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
19
                i_b3_N:
                            in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
20
                            out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                o_b3_C:
21
                o_b3_done: out std_logic
22
            );
23
        end component;
2.4
25
        signal tb_b3_clk:
                            std_logic;
26
        signal tb_b3_reset: std_logic;
        signal tb_b3_en:
27
                            std logic;
28
        signal tb_b3_A:
                            std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                          std_logic_vector((C_BLOCK_SIZE-1) downto 0);
29
        signal tb_b3_B:
30
        signal tb_b3_N:
                           std_logic_vector((C_BLOCK_SIZE-1) downto 0);
        signal tb_b3_C: std_logic_vector((C_BLOCK_SIZE-1) downto 0);
31
32
        signal tb_b3_done: std_logic;
33
34
    begin
35
        uut: Block_3 port map (
            i_b3_clk => tb_b3_clk,
36
37
            i_b3_reset => tb_b3_reset,
            i_b3_en => tb_b3_en,
38
39
            i_b3_A => tb_b3_A,
40
            i_b3_B => tb_b3_B,
41
            i_b3_N => tb_b3_N
42
            o_b3_C => tb_b3_C
43
            o_b3_done => tb_b3_done
44
        );
45
        tb0 : process
46
47
        begin
48
            tb_b3_clk <= '1'; wait for 2 ns;
49
            tb_b3_clk <= '0'; wait for 2 ns;
50
        end process;
51
52
        tb1 : process
53
        begin
54
        -- These numbers are coprimes, and E (B) must be smaller than N
        (https://www.dcode.fr/coprimes)
55
            tb_b3_A <= "101001101100001111100111101010101"; -- 2797856597
            tb_b3_B <= "1010011101100100011100111011010"; -- 2808378298
56
57
            tb_b3_N <= "11111000011001100100111100001011"; -- 4167454475
            -- tb_b3_A <= "00000000011110100001101111010001";
                                                              -- 8002513
58
                                                               -- 11331437
59
            -- tb_b3_B <= "000000001011001110011101101101";
60
            61
            tb_b3_en <= '0';
            tb_b3_reset <= '0'; wait for 10 ns;</pre>
62
63
            tb_b3_reset <= '1'; wait for 10 ns;
64
            tb b3 en <= '1'; wait for 150 ns;
            tb_b3_en <= '0'; wait for 10 ns;
65
                                              -- Simulate with 200 ns
66
        end process;
67
    end Behavioral;
```

## 9.5 Datapath code

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
                                -- For function "To_integer"
 4
     USE ieee.numeric_std.ALL;
 5
 б
     entity Datapath is
 7
         generic (
 8
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
 9
         );
10
         port (
11
                                  in std_logic;
             i_data_clk:
12
             i_data_rst:
                                  in std_logic;
13
             i_data_M:
                                  in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                                  in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
14
             i_data_E:
                                  in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
15
             i_data_N:
16
                                  out std_logic_vector(C_BLOCK_SIZE-1 downto 0);
             o_data_C:
17
18
             i_data_b2_en:
                                  in std_logic;
19
             i_data_b2_charge:
                                  in std_logic;
2.0
             o_data_b2_wait:
                                  out std_logic;
21
             o_data_b2_up_CP:
                                  out std_logic;
22
             o_data_b2_done:
                                  out std_logic;
23
2.4
             i_data_b31_en:
                                  in std_logic;
25
                                  in std_logic;
             i_data_b32_en:
26
             o_data_b31_done:
                                  out std_logic;
2.7
             o data b32 done:
                                  out std logic
28
         );
29
     end Datapath;
30
31
     architecture Behavioral of Datapath is
32
         component Block_2 is
33
             port (
34
                 i_b2_clk:
                             in std_logic;
35
                 i_b2_reset: in std_logic;
36
                 i_b2_en:
                             in std_logic;
37
                 i_b2_charge:in std_logic;
                              in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
38
                 i_b2_M:
39
                 i_b2_E:
                              in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
40
                 i_b2_P:
                             in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                                                                               -- Feedback
                 from Block 3
41
                 i_b2_C:
                              in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                                                                               -- Feedback
                 from Block 3
42
                             out std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                 o_b2_P:
43
                              out std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                 o_b2_C:
44
                 o_b2_wait:
                             out std_logic;
45
                 o_b2_up_CP: out std_logic;
46
                 o_b2_done: out std_logic
47
             );
48
         end component Block_2;
49
50
         component Block 3 is
51
             port (
52
                 i_b3_clk:
                              in std_logic;
53
                 i_b3_reset: in std_logic;
54
                 i_b3_en:
                              in std_logic;
55
                 i_b3_A:
                              in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                              in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
56
                 i_b3_B:
57
                 i_b3_N:
                              in std_logic_vector(C_BLOCK_SIZE-1 downto 0);
58
                             out std_logic_vector(C_BLOCK_SIZE-1 downto 0);
                 o_b3_C:
59
                 o_b3_done: out std_logic
60
             );
61
         end component Block_3;
62
63
         signal s_A: std_logic_vector (C_BLOCK_SIZE-1 downto 0);
         signal s_B: std_logic_vector (C_BLOCK_SIZE-1 downto 0);
64
         signal s_P: std_logic_vector (C_BLOCK_SIZE-1 downto 0);
65
         signal s_C: std_logic_vector (C_BLOCK_SIZE-1 downto 0);
66
```

```
68
     begin
 69
          bl: Block_2 port map ( -- Main block (for loop)
 70
              i_b2_clk => i_data_clk,
 71
              i_b2_reset => i_data_rst,
 72
              i_b2_en => i_data_b2_en,
 73
              i_b2_charge => i_data_b2_charge,
 74
              i_b2_M => i_data_M,
 75
              i_b2_E => i_data_E,
 76
              i_b2_P \Rightarrow s_P
 77
              i_b2_C => s_C,
 78
              o_b2_P => s_B,
 79
              o_b2_C => s_A,
 80
              o_b2_wait => o_data_b2_wait,
              o_b2_up_CP => o_data_b2_up_CP,
 81
 82
              o_b2_done => o_data_b2_done
 83
          );
 84
          b2: Block_3 port map ( -- Secondary block (for loop), in parallel with the
          other block 3
 85
              i_b3_clk => i_data_clk,
 86
              i_b3_reset => i_data_rst,
 87
              i_b3_en => i_data_b31_en,
 88
              i_b3_A => s_A,
                                 -- C = C * P mod N
 89
              i_b3_B => s_B,
 90
              i_b3_N => i_data_N,
              o_b3_C => s_C,
 91
 92
              o_b3_done => o_data_b31_done
 93
          );
 94
          b3: Block_3 port map ( -- Secondary block (for loop), in parallel with the
          other block 3
 95
              i_b3_clk => i_data_clk,
 96
              i_b3_reset => i_data_rst,
 97
              i_b3_en => i_data_b32_en,
                                      -- P = P * P mod N
 98
              i_b3_A => s_B,
 99
              i_b3_B => s_B,
100
              i_b3_N => i_data_N,
              o_b3_C => s_P,
101
102
              o_b3_done => o_data_b32_done
103
          );
104
          o_data_C <= s_A;
105
106
      end Behavioral;
```

## 9.6 Datapath testbench

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
 4
 5
     entity tb_Datapath is
 б
         generic (
 7
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
 8
         );
9
     end tb_Datapath;
10
11
     architecture Behavioral of tb_Datapath is
12
         component Datapath
13
             port (
                 i_data_clk:
                                      in std_logic;
14
15
                                      in std_logic;
                 i_data_rst:
16
                 i_data_M:
                                      in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
17
                 i_data_E:
                                      in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
18
                                      in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                 i_data_N:
19
                 o_data_C:
                                      out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
20
21
                 i_data_b2_en:
                                      in std_logic;
22
                 i_data_b2_charge:
                                      in std_logic;
23
                 o_data_b2_wait:
                                      out std_logic;
24
                 o_data_b2_up_CP:
                                      out std_logic;
25
                 o_data_b2_done:
                                      out std_logic;
26
27
                 i data b31 en:
                                      in std_logic;
28
                 i_data_b32_en:
                                      in std_logic;
29
                 o_data_b31_done:
                                      out std_logic;
30
                 o_data_b32_done:
                                     out std_logic
31
             );
32
         end component;
33
         signal tb_data_clk: std_logic;
34
35
         signal tb_data_rst: std_logic;
         signal tb_data_E: std_logic_vector((C_BLOCK_SIZE-1) downto 0);
36
                             std_logic_vector((C_BLOCK_SIZE-1) downto 0);
37
         signal tb_data_N:
38
         signal tb_data_M: std_logic_vector((C_BLOCK_SIZE-1) downto 0);
39
         signal tb_data_C:
                           std_logic_vector((C_BLOCK_SIZE-1) downto 0);
40
41
         signal tb_data_b2_en:
                                  std_logic;
42
         signal tb_data_b2_charge:std_logic;
43
         signal tb data b2 wait: std logic;
44
         signal tb_data_b2_up_CP: std_logic;
45
         signal tb_data_b2_done: std_logic;
46
47
         signal tb_data_b31_en:
                                  std_logic;
48
         signal tb_data_b32_en:
                                  std_logic;
49
         signal tb_data_b31_done: std_logic;
50
         signal tb_data_b32_done: std_logic;
51
52
    begin
53
         uut: Datapath port map (
54
             i_data_clk => tb_data_clk,
55
             i_data_rst => tb_data_rst,
56
             i_data_E => tb_data_E,
57
             i_data_N => tb_data_N,
58
             i_data_M => tb_data_M,
59
             o_data_C => tb_data_C,
60
61
             i_data_b2_en => tb_data_b2_en,
62
             i_data_b2_charge => tb_data_b2_charge,
63
             o_data_b2_wait => tb_data_b2_wait,
64
             o_data_b2_up_CP => tb_data_b2_up_CP,
65
             o_data_b2_done => tb_data_b2_done,
66
             i_data_b31_en => tb_data_b31_en,
67
68
             i_data_b32_en => tb_data_b32_en,
69
             o_data_b31_done => tb_data_b31_done,
```

```
70
              o_data_b32_done => tb_data_b32_done
 71
          );
 72
 73
          tb0 : process
 74
          begin
 75
              tb_data_clk <= '1'; wait for 2 ns;</pre>
 76
              tb_data_clk <= '0'; wait for 2 ns;
 77
          end process;
 78
 79
          tb1 : process
 80
          begin
 81
              tb_data_b2_en <= '0';
 82
              tb_data_b2_charge <= '0';
 83
              tb_data_b31_en <= '0';
              tb_data_b32_en <= '0';
 84
 85
              tb_data_M <= "00000000101110100001101111010001";
              tb_data_E <= "00000000101110011100111011011";
 86
 87
              tb_data_N <= "00000000111001100100111100001011";</pre>
              tb_data_rst <= '0'; wait for 10 ns;</pre>
 88
 89
              tb_data_rst <= '1';</pre>
                                       wait for 10 ns;
 90
 91
              tb_data_b2_en <= '1';
              tb_data_b2_charge <= '1';</pre>
 92
                                           wait for 5 ns;
 93
              tb_data_b2_charge <= '0';</pre>
 94
              tb_data_b2_en <= '0';
                                       wait for 10 ns;
              tb_data_b31_en <= '1';
 95
 96
              tb data b32 en <= '1';
                                       wait for 135 ns;
 97
              tb_data_b31_en <= '0';
 98
              tb_data_b32_en <= '0';
                                       wait for 10 ns;
 99
100
              tb_data_b2_en <= '1';
                                       wait for 10 ns;
101
              tb_data_b2_en <= '0';
                                       wait for 10 ns;
              tb_data_b32_en <= '1'; wait for 135 ns;
102
103
              tb_data_b32_en <= '0';
                                       wait for 10 ns;
104
105
              tb_data_b2_en <= '1';
                                       wait for 10 ns;
106
              tb_data_b2_en <= '0';
                                       wait for 10 ns;
              tb_data_b31_en <= '1';
107
108
              tb_data_b32_en <= '1';
                                       wait for 135 ns;
109
              tb_data_b31_en <= '0';
110
              tb_data_b32_en <= '0';
                                       wait for 10 ns;
111
112
              tb data b2 en <= '1';
                                       wait for 10 ns;
              tb_data_b2_en <= '0';
113
                                       wait for 10 ns;
              tb_data_b32_en <= '1';
                                       wait for 135 ns;
114
115
              tb_data_b32_en <= '0';
                                       wait for 10 ns;
116
                                       wait for 10 ns;
117
              tb_data_b2_en <= '1';
118
              tb_data_b2_en <= '0';
                                       wait for 10 ns;
119
              tb_data_b31_en <= '1';
              tb_data_b32_en <= '1';
120
                                       wait for 135 ns;
121
              tb_data_b31_en <= '0';
122
              tb data b32 en <= '0'; wait for 10 ns; -- Simulate with 890 ns
123
          end process;
124
125
      end architecture Behavioral;
```

#### 9.7 Controller code

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
                                 -- For function "To_integer"
 4
     USE ieee.numeric_std.ALL;
 5
 б
                             -- FSM that manages the rest of the blocks
     entity Controller is
 7
         port (
 8
             i_FSM_clk:
                              in std_logic;
9
             i_FSM_reset:
                              in std_logic;
10
11
             msgin_valid:
                              in std_logic;
12
             msgin_ready:
                              out std_logic;
13
             msgin_last:
                              in std_logic;
14
15
                              out std_logic;
             msgout_valid:
16
                              in std_logic;
             msgout_ready:
17
             msgout_last:
                              out std_logic;
18
19
             i_b2_wait:
                              in std_logic;
20
                              in std_logic;
             i_b2_up_CP:
21
             i_b2_done:
                              in std_logic;
22
             o_b2_charge:
                              out std_logic;
23
             o_b2_en:
                              out std_logic;
2.4
25
             i_b31_done:
                              in std_logic;
26
             i_b32_done:
                              in std_logic;
27
             o b31 en:
                              out std logic;
28
             o_b32_en:
                              out std_logic;
29
30
             o_fsm_state:
                              out std_logic_vector(31 downto 0)
31
         );
32
     end Controller;
33
34
     architecture Behavioral of Controller is
35
         type STATES is (IDLE, CHARGE_VALUES, WORK_B2, WORK_B32, WORK_BOTH_B3, FINISHED);
         signal state_next, state_reg: STATES;
36
37
         signal s_b2_charge_next, s_b2_charge_reg: std_logic;
         signal s_b2_en_next, s_b2_en_reg: std_logic;
38
39
         signal s_b31_en_next, s_b31_en_reg: std_logic;
40
         signal s_b32_en_next, s_b32_en_reg: std_logic;
41
42
         signal msgin_ready_next, msgin_ready_reg: std_logic;
43
         signal msgout_valid_next, msgout_valid_reg: std_logic;
44
         signal msgout_last_next, msgout_last_reg: std_logic;
45
46
         signal s_fsm_state_next, s_fsm_state_reg: std_logic_vector (31 downto 0);
47
48
         signal s_msg_last_next, s_msg_last_reg: std_logic;
49
         signal s_msg_accept: std_logic;
50
51
    begin
52
         -- FSM: state and data registers
53
         process (i FSM clk, i FSM reset)
54
         begin
55
             if (i_FSM_reset = '0') then
56
                  state_reg <= IDLE;</pre>
                 msgin_ready_reg <= '0';</pre>
57
58
                 msgout_valid_reg <= '0';</pre>
59
                 msgout_last_reg <= '0';</pre>
60
                 s_msg_last_reg <= '0';</pre>
61
                 s_fsm_state_reg <= (others => '0');
62
                 s_b2_charge_reg <= '0';</pre>
63
                 s_b2_en_reg <= '0';
64
                 s_b31_en_reg <= '0';
65
                 s_b32_en_reg <= '0';
66
             elsif (rising_edge(i_FSM_clk)) then
67
                  state_reg <= state_next;</pre>
68
                 msgin_ready_reg <= msgin_ready_next;</pre>
69
                 msgout_valid_reg <= msgout_valid_next;</pre>
```

```
70
                    msgout last reg <= msgout last next;
 71
                    if ((state_reg = IDLE) or (state_reg = CHARGE_VALUES)) then
 72
                        s_msg_last_reg <= s_msg_last_next;</pre>
 73
                    end if;
 74
                    s_fsm_state_reg <= s_fsm_state_next;</pre>
 75
                    s_b2_charge_reg <= s_b2_charge_next;</pre>
 76
                    s_b2_en_reg <= s_b2_en_next;</pre>
 77
                    s_b31_en_reg <= s_b31_en_next;</pre>
 78
                    s_b32_en_reg <= s_b32_en_next;
 79
               end if;
 80
           end process;
 81
 82
           -- Control flow
 83
           process (msgin_valid, i_b2_wait, i_b2_done, i_b2_up_CP, i_b31_done, i_b32_done,
           state_reg, msgin_last, msgin_ready_reg, msgout_ready,
 84
                    msgout_valid_reg, msgout_last_reg, s_msg_last_reg, s_fsm_state_reg,
                    s_b2_charge_reg, s_b2_en_reg, s_b31_en_reg, s_b32_en_reg, s_msg_accept)
 85
           begin
 86
               state_next <= state_reg;</pre>
                                                   -- NOTE: Here XX_reg cannot be updated.
               Otherwise there will be an error!
 87
               msgin_ready_next <= '0';</pre>
 88
               msgout_valid_next <= '0';</pre>
 89
               msgout_last_next <= '0';</pre>
 90
               s_msg_last_next <= '0';</pre>
 91
               s_fsm_state_next <= (others => '0');
 92
               s_b2_charge_next <= '0';</pre>
 93
               s_b2_en_next <= '0';
 94
               s_b31_en_next <= '0';
 95
               s_b32_en_next <= '0';
 96
 97
               case state_reg is
 98
                    when IDLE =>
 99
                        s_fsm_state_next <= (others => '0');
100
                        msgin_ready_next <= '0';</pre>
101
                        msgout_valid_next <= '0';</pre>
102
                        msgout_last_next <= '0';</pre>
103
                        s_msg_last_next <= '0';</pre>
104
                        s_b2_charge_next <= '0';
105
                        s_b2_en_next <= '0';
106
                        s_b31_en_next <= '0';
107
                        s_b32_en_next <= '0';
108
                        if (msgin_valid = '1') then
109
                             state_next <= CHARGE_VALUES;</pre>
                        end if;
110
111
                    when CHARGE_VALUES =>
112
                        s_fsm_state_next(2 downto 0) <= "001";</pre>
113
                        msgin_ready_next <= '1';
114
                        s_msg_last_next <= msgin_last;</pre>
115
                        s_b2_charge_next <= '1';</pre>
116
                        s_b2_en_next <= '1';
                        if (i_b2_wait = '0') then
117
118
                             state_next <= WORK_B2;</pre>
119
                        end if:
120
                    when WORK B2 =>
121
                        s_fsm_state_next(2 downto 0) <= "010";</pre>
122
                        msgin_ready_next <= '0';</pre>
123
                        s_b2_charge_next <= '0';</pre>
124
                        s_b2_en_next <= '1';
125
                        s_b31_en_next <= '0';
                        s_b32_en_next <= '0';
126
127
                        if (i_b2_done = '1') then
128
                             state_next <= FINISHED;</pre>
129
                        elsif (i_b2_wait = '1') then
130
                             if (i_b2_up_CP = '1') then
131
                                 state_next <= WORK_BOTH_B3;</pre>
132
133
                                 state_next <= WORK_B32;
134
                             end if;
                        end if;
135
```

```
136
                    when WORK B32 =>
137
                        s_fsm_state_next(2 downto 0) <= "011";</pre>
138
                        s_b2_en_next <= '0';
139
                        s_b31_en_next <= '0';
140
                        s_b32_en_next <= '1';
141
                        if (i_b32\_done = '1') then
142
                             state_next <= WORK_B2;</pre>
143
                        end if;
144
                    when WORK_BOTH_B3 =>
145
                        s_fsm_state_next(2 downto 0) <= "100";</pre>
146
                        s_b2_en_next <= '0';
147
                        s_b31_en_next <= '1';
148
                        s_b32_en_next <= '1';
149
                        if ((i_b31_done = '1') and (i_b32_done = '1')) then
150
                             state_next <= WORK_B2;</pre>
151
                        end if;
152
                    when FINISHED =>
153
                        s_fsm_state_next(2 downto 0) <= "101";</pre>
154
                        msgout_valid_next <= '1';</pre>
155
                        msgout_last_next <= s_msg_last_reg;</pre>
156
                        s_b2_en_next <= '0';
157
                        s_b31_en_next <= '0';
158
                        s_b32_en_next <= '0';
159
                        if (s_msg_accept = '1') then
160
                            msgout_valid_next <= '0';</pre>
161
                             state_next <= IDLE;</pre>
162
                        end if;
163
               end case;
164
           end process;
165
166
           s_msg_accept <= msgout_ready and msgout_valid_reg;</pre>
167
           msgin_ready <= msgin_ready_reg;</pre>
168
169
           msgout_valid <= msgout_valid_reg;</pre>
170
           msgout_last <= msgout_last_reg;</pre>
171
           o_b2_charge <= s_b2_charge_reg;</pre>
172
           o_b2_en <= s_b2_en_reg;
173
           o_b31_en <= s_b31_en_reg;
174
           o_b32_en <= s_b32_en_reg;
175
           o_fsm_state <= s_fsm_state_reg;</pre>
176
177
      end Behavioral;
```

#### 9.8 Controller testbench

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
 4
 5
     entity tb_Controller is
 б
     end tb_Controller;
 7
 8
     architecture Behavioral of tb_Controller is
 9
         component Controller
10
             port (
11
                 i_FSM_clk:
                                  in std_logic;
12
                 i_FSM_reset:
                                  in std_logic;
13
                 msgin_valid:
                                  in std_logic;
                                  out std_logic;
14
                 msgin_ready:
15
                 msgin_last:
                                  in std_logic;
16
                 msgout_valid:
                                  out std_logic;
17
                 msgout_ready:
                                  in std logic;
18
                                  out std_logic;
                 msgout_last:
19
                 i_b2_wait:
                                  in std_logic;
20
                                  in std_logic;
                 i_b2_up_CP:
21
                 i_b2_done:
                                  in std_logic;
22
                 o_b2_charge:
                                  out std_logic;
23
                 o_b2_en:
                                  out std_logic;
24
                 i_b31_done:
                                  in std_logic;
25
                                  in std_logic;
                 i_b32_done:
26
                 o_b31_en:
                                  out std_logic;
27
                 o b32 en:
                                  out std logic;
2.8
                 o_fsm_state:
                                  out std_logic_vector(31 downto 0)
29
             );
30
         end component;
31
32
         signal tb_FSM_clk:
                                  std_logic;
33
         signal tb_FSM_reset:
                                  std_logic;
34
         signal tb_msgin_valid: std_logic;
35
         signal tb_msgin_ready: std_logic;
         signal tb_msgin_last:
36
                                  std_logic;
37
         signal tb_msgout_valid: std_logic;
38
         signal tb_msgout_ready: std_logic;
39
         signal tb_msgout_last: std_logic;
40
         signal tb_b2_wait:
                                  std_logic;
41
         signal tb_b2_up_CP:
                                  std_logic;
42
         signal tb_b2_done:
                                 std_logic;
43
         signal tb b2 charge:
                                 std logic;
                                 std_logic;
44
         signal tb_b2_en:
45
         signal tb_b31_done:
                                  std_logic;
46
         signal tb_b32_done:
                                  std_logic;
47
         signal tb_b31_en:
                                  std_logic;
48
         signal tb_b32_en:
                                  std_logic;
49
         signal tb_fsm_state:
                                 std_logic_vector(31 downto 0);
50
51
    begin
52
         uut: Controller port map (
53
             i FSM clk => tb FSM clk,
54
             i_FSM_reset => tb_FSM_reset,
55
             msgin_valid => tb_msgin_valid,
56
             msgin_ready => tb_msgin_ready,
57
             msgin_last => tb_msgin_last,
             msgout_valid => tb_msgout_valid,
58
             msgout_ready => tb_msgout_ready,
59
             msgout_last => tb_msgout_last,
60
61
             i_b2_wait => tb_b2_wait,
62
             i_b2_up_CP \Rightarrow tb_b2_up_CP
63
             i_b2_done => tb_b2_done,
64
             o_b2_charge => tb_b2_charge,
65
             o_b2_en => tb_b2_en,
66
             i_b31_done => tb_b31_done,
             i_b32_done => tb_b32_done,
67
68
             o_b31_en => tb_b31_en,
             o_b32_en => tb_b32_en,
69
```

```
o fsm state => tb fsm state
 71
           );
 72
 73
           tb0 : process
 74
           begin
 75
               tb_FSM_clk <= '1'; wait for 2 ns;
 76
               tb_FSM_clk <= '0'; wait for 2 ns;
 77
           end process;
 78
 79
           tb1 : process
 80
          begin
               tb_msgin_valid <= '0';
 81
 82
               tb_msgin_last <= '0';</pre>
 83
               tb_msgout_ready <= '0';</pre>
               tb_b2_wait <= '0';
 84
 85
               tb_b2_up_CP <= '0';
               tb_b2_done <= '0';
 86
 87
               tb_b31_done <= '0';
 88
               tb_b32_done <= '0';
 89
               tb_FSM_reset <= '0'; wait for 5 ns;
 90
               tb_FSM_reset <= '1'; wait for 5 ns;</pre>
 91
               tb_msgin_valid <= '1'; wait for 10 ns;</pre>
 92
 93
               tb_msgin_valid <= '0'; wait for 10 ns;</pre>
               tb_b2_wait <= '1'; wait for 10 ns;
 94
               tb_b2_wait <= '0'; wait for 10 ns;</pre>
 95
 96
               tb b32 done <= '1'; wait for 10 ns;
               tb_b31_done <= '0'; wait for 10 ns;
 97
 98
               tb_b32_done <= '0'; wait for 10 ns;
 99
               tb_b2_up_CP <= '1';
100
101
               tb_b2_wait <= '1'; wait for 10 ns;
               tb_b2_up_CP <= '0';
102
               tb_b2_wait <= '0'; wait for 10 ns;</pre>
103
104
               tb_b31_done <= '1'; wait for 10 ns;
105
               tb_b32_done <= '1'; wait for 10 ns;
               tb_b31_done <= '0'; wait for 10 ns;</pre>
106
107
               tb_b32_done <= '0'; wait for 10 ns;
108
109
               tb_b2_done <= '1'; wait for 10 ns;</pre>
110
               tb_b2_done <= '0'; wait for 30 ns;
111
112
               tb_msgout_ready <= '1'; wait for 50 ns;</pre>
               tb_msgin_valid <= '1';</pre>
113
               tb_msgin_last <= '1'; wait for 10 ns;</pre>
114
115
               tb_msgin_valid <= '0';</pre>
116
               tb_msgin_last <= '0'; wait for 10 ns;</pre>
117
               tb_msgout_ready <= '1';</pre>
               tb_b2_wait <= '1'; wait for 10 ns;</pre>
118
119
               tb_b2_wait <= '0'; wait for 10 ns;</pre>
120
               tb_b32_done <= '1'; wait for 10 ns;
               tb b31 done <= '0'; wait for 10 ns;
121
122
               tb b32 done <= '0'; wait for 10 ns;
123
124
               tb b2 up CP <= '1';
               tb_b2_wait <= '1'; wait for 10 ns;
125
126
               tb_b2_up_CP <= '0';
127
               tb_b2_wait <= '0'; wait for 10 ns;
               tb_b31_done <= '1'; wait for 10 ns;
128
129
               tb_b32_done <= '1'; wait for 10 ns;
               tb_b31_done <= '0'; wait for 10 ns;</pre>
130
131
               tb_b32_done <= '0'; wait for 10 ns;
132
133
               tb_b2_done <= '1'; wait for 10 ns;</pre>
134
               tb b2 done <= '0'; wait for 50 ns;
135
           end process;
136
137
      end Behavioral;
```

70

#### 9.9 RSA core code

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
 3
 4
                                -- For function "To_integer"
     USE ieee.numeric_std.ALL;
 5
 б
     entity rsa_core is
 7
         generic (
 8
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
 9
         );
10
         port (
11
             clk:
                              in std_logic;
                              in std_logic;
12
             reset_n:
13
             msgin_valid:
                              in std_logic;
14
15
                              out std_logic;
             msgin_ready:
16
             msgin_data:
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
17
             msgin_last:
                              in std logic;
18
19
             msgout_valid:
                              out std_logic;
20
             msgout_ready:
                              in std_logic;
21
             msgout_data:
                              out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
22
             msgout_last:
                              out std_logic;
23
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
2.4
             key_e_d:
25
                              in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
             key_n:
26
             rsa_status:
                              out std_logic_vector(31 downto 0)
27
         );
28
     end rsa_core;
29
3.0
     architecture Behavioral of rsa_core is
31
         component Datapath is
32
             port (
33
                 i data clk:
                                      in std_logic;
34
                 i_data_rst:
                                      in std_logic;
35
                 i_data_M:
                                      in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
                                      in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
36
                 i_data_E:
37
                 i_data_N:
                                      in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
38
                 o_data_C:
                                      out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
39
40
                 i_data_b2_en:
                                      in std_logic;
41
                 i_data_b2_charge:
                                      in std_logic;
42
                 o_data_b2_wait:
                                      out std_logic;
43
                 o data b2 up CP:
                                      out std logic;
44
                 o_data_b2_done:
                                      out std_logic;
45
                 i_data_b31_en:
                                      in std_logic;
46
47
                 i_data_b32_en:
                                      in std_logic;
48
                 o_data_b31_done:
                                      out std_logic;
49
                 o_data_b32_done:
                                      out std_logic
50
             );
51
         end component Datapath;
52
53
         component Controller is
54
             port (
55
                                  in std logic;
                 i FSM clk:
56
                 i_FSM_reset:
                                  in std_logic;
57
58
                 msgin_valid:
                                  in std_logic;
59
                 msgin_ready:
                                  out std_logic;
60
                 msgin_last:
                                  in std_logic;
61
62
                 msgout_valid:
                                  out std_logic;
63
                 msgout_ready:
                                  in std_logic;
64
                 msgout_last:
                                  out std_logic;
65
66
                 i_b2_wait:
                                  in std_logic;
67
                 i_b2_up_CP:
                                  in std_logic;
68
                 i_b2_done:
                                  in std_logic;
69
                 o_b2_charge:
                                  out std_logic;
```

```
70
                                   out std_logic;
                  o_b2_en:
 71
 72
                  i_b31_done:
                                   in std_logic;
 73
                  i_b32_done:
                                   in std_logic;
 74
                  o_b31_en:
                                   out std_logic;
 75
                  o_b32_en:
                                   out std_logic;
 76
 77
                  o_fsm_state:
                                   out std_logic_vector(31 downto 0)
 78
              );
 79
          end component Controller;
 80
          signal s_b2_en: std_logic;
 81
 82
          signal s_b31_en: std_logic;
 83
          signal s_b32_en: std_logic;
 84
          signal s_b2_charge: std_logic;
 85
          signal s_b2_wait: std_logic;
          signal s_b2_up_CP: std_logic;
 86
 87
          signal s_b2_done: std_logic;
 88
          signal s_b31_done: std_logic;
 89
          signal s_b32_done: std_logic;
 90
 91
     begin
 92
          DP: Datapath port map (
                                       -- Datapath for doing all necessary calculations
 93
              i_data_clk => clk,
 94
              i_data_rst => reset_n,
 95
              i_data_M => msgin_data,
 96
              i_data_E => key_e_d,
 97
              i_data_N => key_n,
 98
              o_data_C => msgout_data,
 99
100
              i_data_b2_en => s_b2_en,
101
              i_data_b2_charge => s_b2_charge,
102
              o_data_b2_wait => s_b2_wait,
103
              o_data_b2_up_CP => s_b2_up_CP,
104
              o_data_b2_done => s_b2_done,
105
106
              i_data_b31_en => s_b31_en,
107
              i_data_b32_en => s_b32_en,
108
              o_data_b31_done => s_b31_done,
109
              o_data_b32_done => s_b32_done
110
          );
111
          FSM: Controller port map ( -- Controller that manages the datapath
112
              i FSM clk => clk,
113
              i_FSM_reset => reset_n,
114
115
              msgin_valid => msgin_valid,
116
              msgin_ready => msgin_ready,
117
              msgin_last => msgin_last,
118
119
              msgout_valid => msgout_valid,
120
              msgout_ready => msgout_ready,
121
              msgout_last => msgout_last,
122
123
              i_b2_wait => s_b2_wait,
124
              i_b2_up_CP \Rightarrow s_b2_up_CP,
125
              i_b2_done => s_b2_done,
126
              o_b2_charge => s_b2_charge,
127
              o_b2_en => s_b2_en
128
129
              i_b31_done => s_b31_done,
130
              i_b32_done => s_b32_done
131
              o_b31_en => s_b31_en,
132
              o_b32_en => s_b32_en
133
              o_fsm_state => rsa_status
134
          );
135
136
      end Behavioral;
```

#### 9.10 RSA core testbench

```
library IEEE;
 2
     use IEEE.STD LOGIC 1164.ALL;
 3
     use IEEE.STD_LOGIC_UNSIGNED.ALL;
 4
 5
     entity tb_rsa_core is
 б
         generic (
 7
             C_BLOCK_SIZE: integer := 256 -- Number of bits of the incoming message
 8
         );
9
     end tb_rsa_core;
10
11
     architecture Behavioral of tb_rsa_core is
12
         component rsa_core
13
             port (
                                  in std_logic;
14
                 clk:
15
                                  in std_logic;
                 reset_n:
16
                                  in std logic;
17
                 msgin_valid:
18
                                 out std_logic;
                 msgin_ready:
19
                 msgin_data:
                                  in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
20
                 msgin_last:
                                  in std_logic;
21
22
                 msgout_valid:
                                 out std_logic;
23
                 msgout_ready:
                                  in std_logic;
                                  out std_logic_vector((C_BLOCK_SIZE-1) downto 0);
2.4
                 msgout_data:
25
                 msgout_last:
                                  out std_logic;
26
27
                 key_e_d:
                                  in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
2.8
                 key_n:
                                  in std_logic_vector((C_BLOCK_SIZE-1) downto 0);
29
                                  out std_logic_vector(31 downto 0)
                 rsa_status:
30
             );
31
         end component;
32
33
         signal tb clk:
                                  std_logic;
34
         signal tb_reset_n:
                                 std_logic;
35
         signal tb_msgin_valid: std_logic;
36
37
         signal tb_msgin_ready: std_logic;
38
         signal tb_msgin_data: std_logic_vector((C_BLOCK_SIZE-1) downto 0);
39
         signal tb_msgin_last:
                                 std logic;
40
41
         signal tb_msgout_valid: std_logic;
42
         signal tb_msgout_ready: std_logic;
43
         signal tb_msgout_data: std_logic_vector((C_BLOCK_SIZE-1) downto 0);
44
         signal tb_msgout_last: std_logic;
45
         signal tb_key_e_d:
                                  std_logic_vector((C_BLOCK_SIZE-1) downto 0);
46
47
         signal tb_key_n:
                                  std_logic_vector((C_BLOCK_SIZE-1) downto 0);
48
         signal tb_rsa_status:
                                 std_logic_vector(31 downto 0);
49
50
    begin
51
         uut: rsa_core port map (
52
             clk => tb_clk,
53
             reset n => tb reset n,
54
55
             msgin_valid => tb_msgin_valid,
56
             msgin_ready => tb_msgin_ready,
57
             msgin_data => tb_msgin_data,
58
             msgin_last => tb_msgin_last,
59
60
             msgout_valid => tb_msgout_valid,
61
             msgout_ready => tb_msgout_ready,
62
             msgout_data => tb_msgout_data,
63
             msgout_last => tb_msgout_last,
64
65
             key_e_d => tb_key_e_d,
66
             key_n => tb_key_n
67
             rsa_status => tb_rsa_status
68
         );
69
```

```
70
          tb0 : process
 71
          begin
              tb_clk <= '1'; wait for 2 ns;</pre>
 72
 73
              tb_clk <= '0'; wait for 2 ns;</pre>
 74
          end process;
 75
 76
          tb1 : process
 77
          begin
 78
              tb_msgin_valid <= '0';</pre>
 79
              tb_msgin_last <= '0';</pre>
 80
              tb_msgout_ready <= '0';</pre>
              -- These numbers must be coprimes each other, and E must be smaller than N \&
 81
              M (https://www.dcode.fr/coprimes)
 82
              -- tb_msgin_data <= "10111010000110111101000101100101";
              -- tb_key_e_d <= "10100111011001000111001110111000";</pre>
 83
              -- tb_key_n <= "11111000011001100100111100001011"; -- 4167454475
 84
              tb_msgin_data <= "000000000111101000011011110100001"; -- 8002513
 85
 86
              tb_key_e_d <= "00000000101110111011101101101"; -- 11331437
 87
              tb_key_n <= "00000000111001100100111100001011"; -- 15093515
 88
              tb_reset_n <= '0';
                                       wait for 10 ns;
 89
              tb_reset_n <= '1';
                                      wait for 10 ns;
 90
              tb_msgin_valid <= '1'; wait for 10 ns;</pre>
 91
              tb_msgin_valid <= '0'; wait for 5400 ns;</pre>
 92
              tb_msgout_ready <= '1'; wait for 10 ns;</pre>
 93
 94
              tb_msgout_ready <= '0'; wait for 100 ns;</pre>
 95
              tb_msgin_data <= "10100110110000111110011101010101";
 96
                                                                       -- 2797856597
 97
              tb_key_e_d <= "10100111011001000111001110111010"; -- 2808378298
              tb_key_n <= "111111000011001100100111100001011"; -- 4167454475
 98
              -- tb_msgin_data <= "00000000011110100001101111010001"; -- 8002513
99
100
              -- tb_key_e_d <= "0000000010110111011101101101"; -- 11331437
              -- tb_key_n <= "00000000111001100100111100001011"; -- 15093515
101
102
              tb_msgin_valid <= '1';</pre>
103
              tb_msgin_last <= '1'; wait for 15 ns; -- +5 because of waiting for
              msgin_ready
104
              tb_msgin_valid <= '0';</pre>
105
              tb_msgin_last <= '0'; wait for 5400 ns;</pre>
              tb_msgout_ready <= '1'; wait for 10 ns;</pre>
106
107
              tb_msgout_ready <= '0'; wait for 300 ns;</pre>
108
          end process;
109
110
      end architecture Behavioral;
```

# Bibliography

- [1] Wikipedia. Electronic design automation. https://en.wikipedia.org/wiki/Electronic\_design\_automation.
- [2] Wikipedia. Rsa cryptosystem. https://en.wikipedia.org/wiki/RSA\_ (cryptosystem).
- [3] Inc. Xilinx. Axi reference guide. https://www.xilinx.com/support/documentation/ip\_documentation/axi\_ref\_guide/v13\_4/ug761\_axi\_reference\_guide.pdf.